kaiyun官方注册
您所在的位置: 首页> 模拟设计> 解决方案> NXP高速ADC解决方案

NXP高速ADC解决方案

2013-09-09


基本特性:

A single USB cable will allow to supply the board and to communicate with the FPGA &the ADC thanks to dedicated software running on a PC. It is then possible to load thedata from the ADC through the FPGA and have an overview of the ADC features and performance, in the frequency range of [0; 30]MHz. By default an on-board oscillator is used to generate the sampling frequency, but it is optionally possible to use an external clock to have more flexibility and a better jitter performance.

方案描述:

The list of equipment needed is as follows:

A PC
A USB cable
A low jitter sine wave generator
A band-pass filter in case the sine wave is not pure enough
2 SMA-SMA cables if a filter is used, 1 cable if no filter
The NXP demo board

In addition, dedicated software is necessary to drive the FPGA & the ADC from the PC.

This software has been developed thanks to LabView, which means that at least the LabView Runtime needs to be installed on the Laptop PC or the LabView environment itself (v8.5).

On this demo board, the sampling frequency is by default defined by an on-board oscillator, which generates FS = 60Mhz. So you can input a sine wave between 0Hz and 30MHz. Although theADC1x13D080datasheet mentions 65Mhz as the minimum frequency, we have decided to use a 60Mhz oscillator since the Abracon ASE oscillator has a very good jitter compared to other oscillators but it is unfortunately not easily available for an output frequency higher than 60Mhz. It is then possible to demonstrate good SNR performance (in the range of 72dB) over the [0;30]MHz band.

参考原理图


原理图1



原理图2

参考PCB图:

PCB图1


PCB图2

PCB图3



本站内容除特别声明的原创文章之外,转载内容只为传递更多信息,并不代表本网站赞同其观点。转载的所有的文章、图片、音/视频文件等资料的版权归版权所有权人所有。本站采用的非本站原创文章及图片等内容无法一一联系确认版权者。如涉及作品内容、版权和其它问题,请及时通过电子邮件或电话通知我们,以便迅速采取适当措施,避免给双方造成不必要的经济损失。联系电话:010-82306116;邮箱:aet@chinaaet.com。
Baidu
map